首页> 外文会议>International Test Conference >A universal technique for accelerating simulation of scan test patterns
【24h】

A universal technique for accelerating simulation of scan test patterns

机译:一种用于加速扫描测试模式仿真的通用技术

获取原文

摘要

Scan test patterns are typically generated by ATPG tools which use a zero delay simulation model. These scan test patterns have to be verified using a golden simulator which is approved by the chip foundry with full timing before the patterns are accepted for manufacturing test. This can be very time consuming for many designs because of the size of the test data and the large number of test cycles which have to be simulated. A universal technique for accelerating scan test pattern simulation which can be used for any simulator with any scan cell type from any foundry is proposed. The extensions to test data languages to support universal acceleration of scan pattern simulation are also proposed. Some experiment results are also provided.
机译:扫描测试模式通常由使用零延迟仿真模型的ATPG工具生成。必须使用由芯片铸造厂的金色模拟器验证这些扫描测试模式,该模拟器在接受模式以进行制造测试之前具有完全定时。由于测试数据的大小以及必须模拟的大量测试循环,这可能非常耗时。提出了一种用于加速扫描测试模式模拟的通用技术,该扫描测试图案模拟可以用来自任何铸造的任何扫描单元类型的模拟器。还提出了测试数据语言以支持扫描模式仿真的通用加速的扩展。还提供了一些实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号