首页> 外文会议>Austrian Workshop on Microelectronics >A 180-nm 1.2-V LO Divider with Quadrature Phase Generation for Low-Power 868-915 MHz SRD-Band Applications
【24h】

A 180-nm 1.2-V LO Divider with Quadrature Phase Generation for Low-Power 868-915 MHz SRD-Band Applications

机译:一个180nm 1.2-V Lo分频器,具有正交阶段的低功耗868-915 MHz SRD频带应用

获取原文

摘要

This paper proposes an LO-divider circuit with non-overlapping quadrature phase generation in 180 nm triple-well CMOS. It addresses the problem of dealing with a reduced supply voltage for power reduction, but still maintaining a sufficient maximum operating frequency for radio-frequency applications. The clock division and phase generation is done by using cross-connected D-latches. A brief overview of different latch architectures is given and compared concerning their power consumption and maximum frequency. Simulation results of an RC-extracted layout are presented, which show a current consumption of 400 μA at 868 MHz output frequency.
机译:本文提出了一种LO-分压器电路,在180nm三倍CMOS中具有非重叠正交阶段的阶段。它解决了处理减少电力电压的问题,但仍然保持足够的射频应用的最大工作频率。通过使用交叉连接的D锁存完成时钟分割和相位生成。对不同锁存架构的简要概述是对其功耗和最大频率进行比较。提出了RC提取的布局的仿真结果,其显示在868 MHz输出频率下400μA的电流消耗。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号