首页> 外文会议>International Conference on High Performance Computing Simulation >Cyfield-RISP: An OpenCL-generated processor for reconfigurable hardware
【24h】

Cyfield-RISP: An OpenCL-generated processor for reconfigurable hardware

机译:Cyfield-RISP:用于可重构硬件的OpenCl生成的处理器

获取原文

摘要

Automated generation of hardware circuits from programming languages is a highly investigated research field. The primary purpose is to reduce the development effort and to speed up the user application. The present work is inspired by the methodology to generate an accelerator for spiking neural networks (SNN). Our approach is to map the loop-parallel kernels of OpenCL to a field programmable gate array (FPGA) to boost up neural computations. The key element is the Cyfield meta-compiler. It generates instruction set processor (RISP) cores that are tailored to provide the minimum functionality for an OpenCL program. This simplifies the automatic generation of processors that perform platform independent C-like sequential program statements in a massive parallel fashion. First synthesis and benchmark results show that the performance of the architecture is scalable.
机译:从编程语言自动生成硬件电路是一项高度调查的研究领域。主要目的是减少开发工作并加快用户应用程序。本作本作的启发方法是为尖刺神经网络(SNN)产生加速器的方法。我们的方法是将OpenCL的循环并行内核映射到现场可编程门阵列(FPGA)以提升神经计算。关键元素是Cyfield Meta-Compiler。它生成指令设置处理器(RISP)核心,以为OpenCL程序提供最小功能。这简化了以大规模的并行方式执行平台独立的C样顺序程序语句的自动生成处理器。第一个合成和基准结果表明,架构的性能可扩展。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号