首页> 外文会议>International Conference on Micro-Electronics and Telecommunication Engineering >Memory Based Floating Point FFT Processor Using Vedic Multiplication for Pulse Doppler RADAR
【24h】

Memory Based Floating Point FFT Processor Using Vedic Multiplication for Pulse Doppler RADAR

机译:基于存储器的浮点FFT处理器使用Vedic乘法进行脉冲多普勒雷达

获取原文

摘要

A radix -2 based 32 bit memory based floating point FFT processor using Vedic multiplication for pulse Doppler RADAR is presented in this paper. In proposed architecture twiddle factor is stored in memory. This architecture uses Urdhvtiryakabhyam sutra for multiplication process. Due to this computational complexity of FPGA gets reduce because it provides an external multiplication module to the FPGA tool and area required also gets reduces. This is a performance enhancement strategy because it reduces propagation delay of circuit and also reduces transmitted power and area required. Propagation delay of the proposed architecture at 40MHz frequency is 200ns. Hence latency of circuit gets increases. Hardware Simulation is done on Xilinx ISE simulator 14.2 and test bench results are received on Xilinx isim simulator.
机译:本文介绍了基于基于基于32位存储器基于32位存储器的浮点FFT处理器,本文介绍了脉冲多普勒雷达的Vedic乘法。在所提出的架构中,旋转因子存储在存储器中。该架构使用URDHVTIRYAKABHYAM SUTRA进行乘法过程。由于这种计算复杂性FPGA变化,因为它为FPGA工具提供了外部乘法模块,所需的区域也降低了。这是一种性能增强策略,因为它降低了电路的传播延迟,并且还减少了所需的传输功率和区域。建议架构在40MHz频率下的传播延迟是200ns。因此电路延迟增加。硬件仿真在Xilinx ISE模拟器14.2上完成,并在Xilinx ISIM模拟器上收到测试台面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号