首页> 外文会议>IEEE Asian Solid-State Circuits Conference >A 79dB SNDR, 10MHz BW, 675MS/s open-loop time-based ADC employing a 1.15ps SAR-TDC
【24h】

A 79dB SNDR, 10MHz BW, 675MS/s open-loop time-based ADC employing a 1.15ps SAR-TDC

机译:79dB SNDR,10MHz BW,675ms / S开环时间的ADC采用1.15PS SAR-TDC

获取原文

摘要

This paper introduces a first-order noise-shaped time-domain ADC utilizing SAR-TDC as quantizer. The high resolution correlated double sampling SAR-TDC improves the quantization noise level of the ADC. The VCO non-linearity is resolved by employing a 1-bit folded VCO architecture. The ADC linearity is further improved using foreground digital calibration. Implemented in 65nm CMOS, the 675MS/s time-domain ADC achieves measured peak SNDR/SFDR of 79.5/86.4dB in 10MHz BW while consuming 11.65mW. The SAR-TDC achieves 1.15ps resolution with peak measured DNL/INL of 0.64/0.65LSB. The 1-bit folded VCO improves the VCO linearity from 12% to 0.17%.
机译:本文介绍了利用SAR-TDC作为量化器的一阶噪声形时域ADC。 高分辨率相关双采样SAR-TDC提高了ADC的量化噪声水平。 通过使用1位折叠的VCO架构来解决VCO非线性。 使用前景数字校准进一步改善了ADC线性度。 在65nm CMOS中实现,675ms / s的时间域ADC在10MHz BW中达到79.5 / 86.4dB的测量峰值SNDR / SFDR,同时消耗11.65mW。 SAR-TDC达到1.15PS分辨率,峰值测量DNL / INL为0.64 / 0.65LSB。 1位折叠的VCO从12%的VCO线性提高到0.17%。

著录项

相似文献

  • 外文文献
  • 中文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号