首页> 外文会议>GMM/ITG-Fachtagung ANALOG >Parallelization Strategies for the Detailed Routing Step
【24h】

Parallelization Strategies for the Detailed Routing Step

机译:详细路由步骤的并行化策略

获取原文

摘要

Since processor speeds have plateaued in recent years, other avenues need to be explored to speed up Electronic Design Automation (EDA) applications in order to keep pace with the growing complexity of VLSI designs. The ubiquity of multicore processors makes parallelization an obvious approach for achieving further performance improvements. However, fully realizing the potential provided by many-core systems requires the algorithms to be carefully designed to avoid bottlenecks. The detailed routing step can take a lot of time and therefore is a good candidate for performance improvements. However, the necessity of generating legal routing results makes it challenging to scale to lots of processing cores due to the necessary communication overhead. This paper gives an overview on different approaches to the problem. Furthermore, we identify the core problems of different approaches.
机译:由于近年来的处理器速度有稳定的,因此需要探索其他途径来加速电子设计自动化(EDA)应用程序,以便与VLSI设计的增长复杂性保持同步。多核处理器的无处不在使得并行化一个明显的方法来实现进一步的性能改进。然而,充分意识到许多核心系统提供的潜力需要仔细设计算法以避免瓶颈。详细路由步骤可能需要花费大量时间,因此是绩效改进的良好候选者。然而,由于必要的沟通开销,产生法律路由结果的必要性使得它挑战扩大到大量加工核心。本文概述了对问题的不同方法。此外,我们确定了不同方法的核心问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号