首页> 外文会议>International Symposium on VLSI Design, Automation, and Test >System Redundancy; A Means of Improving Process Variation Yield Degradation in Memory Arrays
【24h】

System Redundancy; A Means of Improving Process Variation Yield Degradation in Memory Arrays

机译:系统冗余;提高内存阵列中工艺变化屈服劣化的手段

获取原文

摘要

This paper addresses the fact that memory yield will be the dominant issue affecting overall yield in nano-scale devices. It illustrates that by treating yield as a system design parameter, tremendous gains in effective chip yield can be achieved. The techniques outlined are especially suited for applications that have inherent system redundancy such as wireless communication. In that context, the paper illustrates a that system redundancy can easily tolerate up to 1% bit errors in memory while meeting system specifications such as bit error rate (BER) metrics.
机译:本文解决了记忆产量将是影响纳米级设备总量的主导问题。它说明通过将产量作为系统设计参数处理,可以实现有效芯片产量的巨大收益。概述的技术特别适用于具有固有系统冗余的应用,例如无线通信。在这种情况下,本文说明了该系统冗余可以容易地容易容易容易在存储器中容易地容纳1%的位错误,同时满足诸如塔错误率(BER)度量的系统规范。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号