首页> 外文会议>International Symposium on Rapid System Prototyping >Challenges for the Parallelization of Loosely Timed SystemC Programs
【24h】

Challenges for the Parallelization of Loosely Timed SystemC Programs

机译:松散定时系统计划并行化的挑战

获取原文

摘要

SystemC/TLM models are commonly used in the industry to provide an early SoC simulation environment. The open source implementation of the SystemC simulator is sequential. The standard doesn't impose sequential executions, but makes this choice the easiest by imposing coroutine semantics. With the increasing size and complexity of models, and the multiplication of computation cores on recent machines, the parallelization of SystemC simulations is a major research concern. There have been several proposals for SystemC parallelization, but most of them are limited to cycle-accurate models. In this paper we give an overview of the practices in one industrial context. We explain why loosely timed models are the only viable option in this context. We also show that unfortunately, most of the existing approaches for SystemC parallelization can fundamentally not apply to these models. We support this claim with a set of measurements performed on a platform used in production at STMicroelectronics. This paper both surveys existing techniques and identifies unsolved challenges in the parallelization of SystemC/TLM models.
机译:SystemC / TLM模型通常用于行业提供早期SOC仿真环境。 SystemC Simulator的开源实现是顺序的。该标准不会施加连续执行,但通过强加科素语义,使这首选择最简单。随着模型的规模和复杂性的增加,以及在最近的机器上计算核心的乘法,系统仿真的并行化是一个重大的研究问题。系统的并行化有几个提案,但大多数都仅限于循环准确的模型。在本文中,我们概述了一个工业背景中的实践。我们解释为什么松散定时的模型是此上下文中唯一的可行选项。我们还表明,遗憾的是,大多数用于系统并行化的现有方法都可以从根本上根本不适用于这些模型。我们支持本发明的索赔,并在STMicroelectonics在生产中使用的平台进行了一组测量。本文均调查现有技术,并在SystemC / TLM模型的并行化中识别未解决的挑战。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号