首页> 外文会议>IEEE International Conference on Integrated Circuits and Microsystems >Automatic Frequency Calibration Module based on High-speed Counter
【24h】

Automatic Frequency Calibration Module based on High-speed Counter

机译:基于高速计数器的自动频率校准模块

获取原文

摘要

An automatic frequency calibration (AFC) based on high-speed counter is proposed for all-digital phase-locked loop(ADPLL). The AFC module is designed for coarse and medium calibration. The calibration mode is updated after the frequency difference is 0. For the frequency difference is accurate, the AFC adopts double-edge counting and satisfies the relation of real frequency and target frequency. The AFC and counter circuit implemented in a 40nm CMOS process occupies $2358.8mumathrm{m}2$. Under the condition that the reference frequency is 100MHz and the DCO output frequency is 1GHz, the calibration needs about $5mumathrm{s}$ in the best case, and $21mumathrm{s}$ in the worst case.
机译:基于高速计数器一个自动频率校正(AFC)提出了一种用于全数字锁相环(ADPLL)。的AFC模块设计用于粗和中等校准。后的频率差为0。对于频率差是准确的,则AFC采用双边缘计数,并且满足实际频率和目标频率之间的关系的校准模式被更新。的AFC和计数器电路在40nm的CMOS工艺来实现占有 $ 2358.8 亩 mathrm {米} 2 $ 。下,基准频率为100MHz和DCO输出频率为1GHz,关于校准的需求条件 $ 5 亩 mathrm {S } $ 在最好的情况下,和 $ 21 亩 mathrm {S } $ 在最坏的情况下。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号