首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Fast and accurate transaction-level model of a wormhole network-on-chip with priority preemptive virtual channel arbitration
【24h】

Fast and accurate transaction-level model of a wormhole network-on-chip with priority preemptive virtual channel arbitration

机译:具有优先级抢先虚拟信道仲裁的虫洞网上芯片网上快速准确的交易级模型

获取原文

摘要

Simulation is a bottleneck in the design flow of on-chip multiprocessors. This paper addresses that problem by reducing the simulation time of complex on-chip interconnects through transaction-level modelling (TLM). A particular on-chip interconnect architecture was chosen, namely a wormhole network-on-chip with priority preemptive virtual channel arbitration, because its mechanisms can be modelled at transaction level in such a way that accurate figures for communication latency can be obtained with less simulation time than a cycle-accurate model. The proposed model produced latency figures with more than 90% accuracy and simulated more than 1000 times faster than a cycle-accurate model.
机译:仿真是片上多处理器设计流程中的瓶颈。本文通过减少通过交易级模型(TLM)的复杂片上互连的模拟时间来解​​决这个问题。选择特定的片上互连架构,即具有优先级抢占虚拟信道仲裁的虫洞网片,因为其机制可以以交易级别建模,这样可以通过较少的仿真获得用于通信延迟的准确图形的准确图时间比循环准确的模型。所提出的模型产生了90%以上的延迟数据,精度超过90%,比循环准确的模型快3000多倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号