首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Advancing Source-Level Timing Simulation using Loop Acceleration
【24h】

Advancing Source-Level Timing Simulation using Loop Acceleration

机译:使用循环加速推进源级定时仿真

获取原文

摘要

Source-level timing simulation (STLS) is an important technique for early examination of timing behavior, as it is very fast and accurate. A factor occasionally more important than precision is simulation speed, especially in design space exploration or very early phases of development. Additionally, practices like rapid prototyping also benefit from high-performance timing simulation. Therefore, we propose to further reduce simulation run-time by utilizing a method called loop acceleration. Accelerating a loop in the context of SLTS means deriving the timing of a loop prior to simulation to increase simulation speed of that loop. We integrated this technique in our SLTS framework and conducted an comprehensive evaluation using the Malardalen benchmark suite. We were able to reduce simulation time by up to 43% of the original time, while the introduced accuracy loss did not exceed 8 percentage points.
机译:源级定时仿真(STL)是早期检查时序行为的重要技术,因为它非常快捷,准确。偶尔比精度更重要的因素是仿真速度,尤其是在设计空间探索或大期阶段的发展中。此外,许可原型设计的实践也可以从高性能时序仿真中受益。因此,我们建议通过利用称为环路加速的方法进一步减少模拟运行时间。在SLT的上下文中加速循环意味着在模拟之前导出循环的定时,以提高该环路的模拟速度。我们在我们的SLTS框架中集成了这种技术,并使用Malardalen基准套件进行了综合评估。我们能够将模拟时间减少到最初的时间的43%,而引入的准确率损失不超过8个百分点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号