首页> 外文会议>International Workshop on Reconfigurable and Communication-Centric Systems-on-Chip >An efficient on-chip configuration infrastructure for a flexible multi-ASIP turbo decoder architecture
【24h】

An efficient on-chip configuration infrastructure for a flexible multi-ASIP turbo decoder architecture

机译:一种有效的芯片上配置基础架构,可实现灵活的多索取涡轮增压器架构

获取原文

摘要

Dynamic reconfiguration of multiprocessor platforms is an important challenge for System-on-Chip designers. Addressing this issue is mandatory in order to manage the increasing number of applications and execution conditions that multiprocessor platforms have to face. In this paper, a novel configuration infrastructure for the UDec multi-ASIP turbo decoder architecture is presented. Our approach leads to split the interconnection architecture in two subsets, one dedicated for data and another dedicated for configuration. Indeed both types of communication do not have the same requirements. Our novel configuration infrastructure, which proposes an area efficient and low latency solution, has been validated through a two-step approach. First a SystemC/VHDL mixed simulation model has been developed to perform an early performance evaluation, second a hardware FPGA prototype has been built. Results show that up to 64 processing elements can be dynamically configured in 5.352 µs.
机译:MultiProcessor平台的动态重新配置是片上系统设计人员的重要挑战。 解决此问题是必需的,以便管理多处理器平台必须面临的越来越多的应用程序和执行条件。 本文介绍了UDEC多索引涡轮涡轮解码器架构的新型配置基础架构。 我们的方法导致两个子集中的互连架构分开,专用于数据,另一个专用于配置。 实际上,两种类型的通信都没有相同的要求。 我们通过两步方法验证了我们提出了一个区域高效和低延迟解决方案的新型配置基础设施。 首先,已经开发出系统C / VHDL混合仿真模型来执行早期性能评估,第二个硬件FPGA原型已经构建。 结果表明,最多可在5.352&#x00b5中动态配置64个处理元件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号