首页> 外文会议>Asia Pacific Conference on Circuit and Systems >Implementation of highly accurate NMOS Vt based clamping technique in low current comparator
【24h】

Implementation of highly accurate NMOS Vt based clamping technique in low current comparator

机译:低电流比较器中高精度NMOS VT基于高精度的NMOS VT钳位技术

获取原文

摘要

This paper presents a circuit implementation of a simple but accurate NMOS Vt based clamping technique to decrease the logic transition delay in an ultra low ground current comparator. In a very low current comparator the output logic delay is predominantly set by the speed of slew limited decision making nodes and hence limiting their wide swing by clamping them around the decision point is one of the ways to reduce that delay. In this paper an innovative NMOS threshold based clamping technique is proposed to clamp the gate of the NMOS of output logic stage in both going high and going low which ensures high speed logic transition along with very accurate clamping threshold without using too much bias current. Simulation results with analysis and the layout of the comparator with the proposed clamping network in 0.5µm CMOS process has also been presented in the paper.
机译:本文提出了一种简单但精确的基于NMOS VT的钳位技术的电路实现,以降低超低接地电流比较器中的逻辑过渡延迟。 在一个非常低的电流比较器中,输出逻辑延迟主要由转换有限决策节点的速度来设置,因此通过夹紧它们围绕决定点来限制它们的宽摆动是减少该延迟的方法之一。 在本文中,提出了一种创新的基于NMOS阈值的钳位技术,以将输出逻辑级的NMOS的栅极钳位,两者均匀且较低,这确保了高速逻辑转换以及非常精确的钳位阈值而不使用太多的偏置电流。 仿真结果采用分析和比较器的布局,在0.5&#X00B5中的提出钳位网络中的夹紧网络。在纸上也提出了CMOS工艺。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号