首页> 外文会议>International Conference on Computer and Network Technology >Concept and Development of Modular VLIW Processor Based on FPGA
【24h】

Concept and Development of Modular VLIW Processor Based on FPGA

机译:基于FPGA的模块化VLIW处理器的概念与发展

获取原文

摘要

Modern FPGA chips, with their larger memory capacity and reconfigurability potential, are opening new frontiers in rapid prototyping of embedded systems. With the advent of high density FPGAs it is now possible to implement a high performance VLIW processor core in an FPGA. Architecture based on Very Long Instruction Word (VLIW) processors are an optimal choice in the attempt to obtain high performance level in embedded system. In VLIW architecture, the effectiveness of these processors depends on the ability of compilers to provide sufficient instruction level parallelism(ILP) in program code. Using advanced compiler technology could take these functions, This paper describes research result about enabling the DSP TMS320 C6201 model that be described with machine description language (MDES) in compiler technology for image processing applications by exploiting FPGA technology and assembly code that be more known as Lcode would be generated by the compiler depends on MDES given when running the compiler. We present a DSP C6201 VHDL from MDES definition with VLIW architecture model using compiler technology. We call this new development as Modified Minimum Mandatory Modules (M4) approach that be derived from M3 methodology. Our goals are to keep the flexibility of DSP in order to shorten the development cycle. Our results demonstrate that an algorithm can easily, in an optimal manner, specified and then converted to VHDL language and implemented on an FPGA device with system level software. This makes our approach suitable for developing co-design environments. Our approach applies some criteria for co-design tools: flexibility modularity, performance, and reusability.
机译:现代FPGA芯片,具有较大的内存容量和可重新配置性潜力,在嵌入式系统的快速原型中打开新的边界。随着高密度FPGA的出现,现在可以在FPGA中实现高性能VLIW处理器核心。基于非常长的指令字(VLIW)处理器的架构是在嵌入式系统中获得高性能级别的最佳选择。在VLIW架构中,这些处理器的有效性取决于编译器在程序代码中提供足够的指令级并行度(ILP)的能力。使用高级编译器技术可以采用这些功能,本文介绍了通过利用更名型的FPGA技术和装配代码,在编译器技术中使用机器描述语言(MDES)中描述的DSP TMS320 C6201模型进行研究结果。 LCODE将由编译器生成,取决于运行编译器时给出的MDE。我们使用编译器技术向MDES定义提供了DSP C6201 VHDL,使用VLIW架构模型。我们将此新的开发称为已源自M3方法的修改最低强制模块(M4)方法。我们的目标是保持DSP的灵活性,以缩短开发周期。我们的结果表明,一种算法可以以最佳的方式轻松指定,然后将其转换为VHDL语言并在具有系统级软件的FPGA设备上实现。这使我们的方法适合于开发共同设计环境。我们的方法适用于共设计工具的一些标准:灵活性模块化,性能和可重用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号