首页> 外文会议>New Generation of CAS >Correlating Power Efficiency and Lifetime to Programming Strategies in RRAM-Based FPGAs
【24h】

Correlating Power Efficiency and Lifetime to Programming Strategies in RRAM-Based FPGAs

机译:将功率效率和寿命与基于RRAM的FPGA中的编程策略相关联

获取原文

摘要

There is currently a surge of interest in RRAM-based FPGAs because of their lower area, power loss resilience and their suitability for near-threshold operation. However, materializing lower dynamic and static power dissipation turns out to be challenging, since this depends on the capability of the technology to infer a large separation between RRAM resistance states. While programming strategies have been developed to achieve this, their side effects in terms of programming power overhead and lifetime of RRAM cells are typically overlooked. The justification brought by previous work consists of the typically-low number of runtime reconfigurations of FPGA devices. This paper intends to pave the way for new usage models of RRAM-based FPGAs, featuring augmented flexibility and dynamicity, thus lending themselves to emerging energy-and workload-adaptive computing systems. The paper thus captures and quantifies the fundamental correlation between programming power of RRAM cells, operational static and dynamic power of mapped designs on FPGA, and device lifetime.
机译:目前,基于RRAM的FPGA目前有兴趣激增,因为它们的较低区域,功率损耗弹性及其对近阈值操作的适用性。然而,较低的动态和静态功耗效果变得具有挑战性,因为这取决于技术的能力,以推断RRAM阻力状态之间的大分离。虽然已经开发了编程策略来实现这一目标,但通常忽略了RRAM细胞的编程功率开销和寿命方面的副作用。以前的工作所带来的理由包括FPGA设备的常见运行时重新配置。本文打算为基于RRAM的FPGA的新使用型号铺平道路,具有增强的灵活性和动态性,从而向新兴能源和工作负载 - 自适应计算系统借鉴。因此,本文捕获并量化了RRAM单元的编程功率与FPGA上映射设计的操作静态和动态功率之间的基本相关性,以及设备寿命。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号