首页> 外文会议>IEEE Annual India Conference >Design of distributed arithmetic based reconfigurable filters
【24h】

Design of distributed arithmetic based reconfigurable filters

机译:基于分布式算术的可再配置过滤器的设计

获取原文

摘要

Digital signal processing techniques are widely used for a large number of applications with digital filters being considered as one of the basic elements. Digital filter design involves several multiply-and-accumulate (MAC) operations, which consume a large amount of hardware resources and computation cost. Distributed Arithmetic (DA) approach is proposed in literature as an alternative and efficient technique for MAC operation based designs. Similarly, reconfigurable computing possesses the benefits of both worlds, i.e., flexibility of software and high performance of hardware using flexible high speed computing fabric such as FPGA for efficient use of hardware resources. In this paper, design of FIR filters using the concepts of distributed arithmetic and reconfigurable computing is proposed. Two reconfigurable architectures are proposed and implemented on an SRAM based Xilinx FPGA board. The performance of proposed design is evaluated with and without reconfiguration architectures and their results are reported. It is observed that the proposed reconfigurable design saved 41.6-86.9% of hardware resources and 67.92% of power over the conventional non-reconfigurable design.
机译:数字信号处理技术广泛用于大量应用,其中数字滤波器被认为是基本元素之一。数字滤波器设计涉及多个乘积和累积(MAC)操作,该操作消耗了大量的硬件资源和计算成本。文献中提出了分布式算术(DA)方法作为基于MAC操作的替代和有效技术。类似地,可重构的计算具有世界,即软件灵活性以及使用灵活的高速计算面料,例如FPGA的硬件的灵活性,以便有效地使用硬件资源。在本文中,提出了使用分布式算术和可重新配置计算的概念的FIR滤波器的设计。在基于SRAM的Xilinx FPGA板上提出并实现了两个可重构架构。建议设计的性能进行了评估,无需重新配置架构,并报告其结果。据指出,拟议的可重构设计占硬件资源的41.6-86.9%,占传统的不可重新配置设计的67.92%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号