首页> 外文会议>International Conference on Manufacturing Technology and Electronics Applications >A Segmented DCDL Based on Gate Delay and Phase Interpolation
【24h】

A Segmented DCDL Based on Gate Delay and Phase Interpolation

机译:基于门延迟和相位插值的分段DCDL

获取原文
获取外文期刊封面目录资料

摘要

The IC technology of adjustable delay is simply presented. Then aim at the engineering application forms a kind of segmented Digitally Controlled Delay Line (DCDL) which has overcame the tradeoff between adjustable delay resolution and dynamic range, benefited from small die area, high resolution and large adjustable range. Finally presented is the performance of the segmented DCDL which is fabricated by 0.18μm CMOS technology. From the test result, the DCDL's resolution is 12ps and the dynamic range is 4ns.
机译:简单地介绍了可调延迟的IC技术。然后,目的在工程应用中形成一种分段的数字控制延迟线(DCDL),其在可调延迟分辨率和动态范围之间克服了折衷,受益于小模具区域,高分辨率和大的可调范围。最后提出是由0.18μmCMOS技术制造的分段DCDL的性能。从测试结果,DCDL的分辨率为12ps,动态范围为4ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号