首页> 外文会议>International Conference on Computer Science and Information Processing >An FPGA-based intellectual property protection method at physical design level
【24h】

An FPGA-based intellectual property protection method at physical design level

机译:物理设计水平的基于FPGA的知识产权保护方法

获取原文

摘要

An FPGA-based intellectual property protection method at physical design level is presented for ownership identification in IP reuse. The method uses the special physical structure of FPGA for watermark insertion and adds corresponding checkout mechanism in functional circuit for strengthening robustness. Watermark extractor is designed for extracting watermark by analyzing bitstream. The experimental results on Xilinx Virtex II Pro XC2VP4 shows, the presented method has less resource and timing overhead.
机译:在IP重用中的所有权识别,提供了基于FPGA的知识产权保护方法。该方法采用FPGA的特殊物理结构进行水印插入,并在功能电路中增加相应的结账机制,以强化鲁棒性。水印提取器专为通过分析比特流而提取水印。 Xilinx Virtex II Pro XC2VP4的实验结果表明,该方法具有较少的资源和时序开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号