首页> 外文会议>International Conference on Communications and Electrical Engineering >MDAC Design for an 8-bit 40 MS/s Pipelined ADC in a 0.18μm CMOS Process
【24h】

MDAC Design for an 8-bit 40 MS/s Pipelined ADC in a 0.18μm CMOS Process

机译:MDAC设计为0.18μmCMOS工艺中的8位40 MS / S流水线ADC

获取原文

摘要

This paper presents an MDAC (Multiplying Digital-to-Analog Converter) for a low power eight bit and 40-MS/s pipeline ADC (Analog-to-Digital converter). The operational amplifier (Op-Amp) dedicated fir this type of converters is performed by using telescopic architecture that has the advantages of low power and less-area. In addition to the reducing of area and power the MDAC is designed using multifunction 1.5 bit/stage architecture.
机译:本文介绍了低功耗八位和40-MS / S管道ADC(模数转换器)的MDAC(乘以数模转换器)。操作放大器(OP-AMP)专用FIR这种类型的转换器是通过使用具有低功耗和更少区域优势的伸缩架构进行的。除了减少区域和电源外,MDAC使用多功能1.5位/级架构设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号