首页> 外文会议>International Conference on Integrated Circuits and Microsystems >The Design of Stable Logic Input Inversion Level on IC Chip
【24h】

The Design of Stable Logic Input Inversion Level on IC Chip

机译:IC芯片稳定逻辑输入反演水平的设计

获取原文

摘要

In whole system, the user usually only offers a voltage with noise as input logic voltage to digital receiver, to guarantee the right logic control, it requires that the IC chip must have a stable inversion level with logic high and logic low input voltage. For COMS process, in traditional design scheme, it usually uses a normal digital inverter as input-unit schematic, and changes the width or length in PMOS and NMOS to change the inversion level of digital receiver. But in this way, the inversion level is depends on process, and it also will be changed with temperature or power noise, for whole system, it is very bad. So this paper introduces three kinds of stable inversion level schematic. They all use the degenerative feedback to stable inversion level. It completely depends on schematic of input-port in receiver, and is also very stable with temperature and power noise.
机译:在整个系统中,用户通常仅提供具有噪声的电压作为输入逻辑电压为数字接收器,以保证正确的逻辑控制,它要求IC芯片必须具有逻辑高和逻辑低输入电压的稳定反转水平。对于COMS过程,在传统的设计方案中,它通常使用正常数字逆变器作为输入单元的原理图,并在PMOS和NMOS中更改宽度或长度以改变数字接收器的反转级别。但是,通过这种方式,反演级别取决于过程,它也将随着温度或功率噪声而改变,对于整个系统,它非常糟糕。所以本文介绍了三种稳定的反演水平原理图。它们都使用退行性反馈来稳定的反转水平。它完全取决于接收器中输入端口的原理图,并且在温度和功率噪声也非常稳定。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号