首页> 外文会议>Asian Conference on Availability, Reliability and Security >Efficient DVFS to Prevent Hard Faults for Many-Core Architectures
【24h】

Efficient DVFS to Prevent Hard Faults for Many-Core Architectures

机译:高效的DVF,以防止多核架构的硬故障

获取原文

摘要

Dynamic Voltage and Frequency Scaling (DVFS) is a widely-used and efficient technology for Dynamic Power management (DPM). To avoid hard faults caused by voltage and frequency scaling, some overhead always be imposed on the performance of applications due to the latency of DVFS. Besides, on many-core architectures, the design of multiple voltage domains has made the latency of DVFS a much more significant issue. In this paper, we propose an efficient DVFS scheme to prevent hard faults, meanwhile eliminating the impact of latency of DVFS as possible. The main idea is applying Retroactive Frequency Scaling (RFS) where the latency of DVFS might be introduced. Based on the analysis, our approach is expected to achieve noticeable performance improvement on many-core architectures.
机译:动态电压和频率缩放(DVFS)是一种用于动态电源管理(DPM)的广泛使用和高效的技术。为避免由电压和频率缩放引起的硬故障,因此由于DVFS的延迟,始终始终强加出一些开销。此外,在许多核心架构上,多个电压域的设计使DVF的延迟更加重要。在本文中,我们提出了一种有效的DVFS方案来防止硬断层,同时消除了尽可能延迟DVF的影响。主要思想正在应用追溯频率缩放(RFS),其中可以引入DVF的潜伏期。基于分析,预计我们的方法将实现对多核架构的显着性能改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号