首页> 外文会议>International Conference on Computer, Communication, Control and Information Technology >A Technique to Reduce Transition Energy for Fault Tolerant Data Bus in DSM Technology
【24h】

A Technique to Reduce Transition Energy for Fault Tolerant Data Bus in DSM Technology

机译:一种减少DSM技术中容错数据总线过渡能量的技术

获取原文

摘要

Energy dissipation of interconnects is becoming a bottle neck for high performance integrated circuits. This energy dissipation is due to increase in inter-wire capacitance. As CMOS VLSI integration continues with shrinking feature size, the energy dissipation on the on-chip data buses and long capacitance also increases. This capacitance on on-chip data buses and long interconnects plays an important role in the reliability and performance of the system. These on-chip data buses consumes major portion of wiring energy. To increase the reliability and performance of the system it is necessary to reduce the energy dissipation on the data bus. Hence transition energy reduction data bus encoding scheme is proposed which can reduce the energy dissipation on on-chip data buses. The proposed technique can able to reduce the energy dissipation by 32% to 40% for 12-bit, 21-bit, 38-bit and 71-bit data buses compare with unencoded data and 1% to 31% more compare with other existing techniques.
机译:互连的能量耗散正在成为高性能集成电路的瓶颈。这种能量耗散是由于线间电容的增加。随着CMOS VLSI集成继续采用收缩特征尺寸,片内数据总线和长电容上的能量耗散也增加。片上数据总线和长互连上的这种电容在系统的可靠性和性能方面起着重要作用。这些片上数据总线消耗了布线能量的主要部分。为了提高系统的可靠性和性能,有必要减少数据总线上的能量耗散。因此,提出了过渡能量减少数据总线编码方案,其可以减少片上数据总线的能量耗散。所提出的技术能够将能量耗散降低32%至40%的12位,21位,38位和71位数据总线与未码数据进行比较,与其他现有技术相比,比较为1%至31% 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号