首页> 外文会议>International Conference on Materials Science and Information Technology >Design of the Circuits for a CMOS CAN Transceiver Chip with Slew Rate Control
【24h】

Design of the Circuits for a CMOS CAN Transceiver Chip with Slew Rate Control

机译:CMOS的电路设计可以通过转换速率控制收发器芯片

获取原文

摘要

In this paper, the design of a CMOS transceiver circuits for CAN bus based on 0.5um n-well CMOS process is presented. It has the advantages of high speed, high driving capability and strong anti-interference capability. It is mainly made up of a receiver and a transmitter which includes the input stage circuit, the middle stage circuit, the slew rate control circuit and the output stage circuit. With five cascaded inverters, the middle stage circuit can provide a high driving current and a small delay. In the slew rate control circuit, due to a variable charge or discharge current source, the slew rate of output signal could be adjusted continuously by an external resistance R_S. So it is very convenient for the chip to be applied in different modes and at different rates. The output stage circuit has the function of short-circuit protection, overvoltage and undervoltage protection. The receiver circuit is a hysteresis comparator introduced by a positive feedback to reduce the differential noise effectively, and it has a small temperature coefficient too. Hspice simulation results show that the transceiver meets the ISO-11898 standards and could operate at the rate of IMbit/s.
机译:本文介绍了基于0.5um n阱CMOS工艺的CAN总线CMOS收发器电路的设计。它具有高速,高驱动能力和强烈的抗干扰能力的优点。它主要由接收器和发射器组成,该发射器包括输入级电路,中间电路,转换速率控制电路和输出级电路。使用五个级联逆变器,中间电路可以提供高驱动电流和小延迟。在转换速率控制电路中,由于可变电荷或放电电流源,输出信号的转换速率可以通过外部电阻R_s连续调节。因此,芯片以不同的模式和不同的速率应用芯片非常方便。输出级电路具有短路保护,过电压和欠压保护功能。接收器电路是由正反馈引入的滞后比较器,以有效地降低差分噪声,并且它具有小的温度系数。 HSPICE仿真结果表明,收发器符合ISO-11898标准,可以以IMBit / s的速率运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号