首页> 外文会议>International Applied Mechanics, MechatronicsAutomation Symposium >Intra 4×4 mode architecture design in H.264/AVC intra prediction
【24h】

Intra 4×4 mode architecture design in H.264/AVC intra prediction

机译:H.264 / AVC帧内预测中的4×4模式设计中的4×4模式设计

获取原文

摘要

Aiming at the bottlenecks of long delay waiting in intra 4×4 prediction, this paper introduces an architecture of computing cells for intra 4×4 luma block prediction. It comprises a SKEW computing cell which employs four 2-level serial adders and two single-level adders, two DC computing cells which employs two 4-input adder and a bypass unit for exporting reference pixel values. The RTL model of our design is implemented with the VerilogHDL, and Synplify synthesis results show that the operation frequency of the intra 4×4 prediction could be up to 162.8MHz on the platform of Altera Stratix III EP3SL150F1152C2N. It totally requires 280 cycles to complete the prediction tasks, with a consumption of 15415 logic elements and 28KB memory bits. Compared with similar designs, our architecture requires less processing cycles and less hardware cost.
机译:旨在在4×4预测中长时间延迟等待的瓶颈,本文介绍了用于4×4亮度块预测的计算单元的架构。它包括偏斜计算单元,其采用四个2级串行添加剂和两个单级加法器,两个直流计算单元采用两个4输入加法器和旁路单元,用于导出参考像素值。我们设计的RTL模型是用VerilogHDL实现的,并且Synplify合成结果表明,在Altera Stratix III EP3SL150F1152C2C的平台上,4×4预测的操作频率可以高达162.8MHz。它完全需要280个周期来完成预测任务,消耗15415逻辑元素和28KB内存位。与类似的设计相比,我们的架构需要更少的处理周期和更少的硬件成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号