首页> 外文会议>International Conference Mixed Design of Intergrated Circuits and Systems >A Polyphase comb filter using interlaying multiplexers for high-speed single-bit Sigma-Delta modulators
【24h】

A Polyphase comb filter using interlaying multiplexers for high-speed single-bit Sigma-Delta modulators

机译:用于高速单位Sigma-Delta调制器的中间层多路复用器的多相梳状滤波器

获取原文

摘要

This paper proposes a new design for a Polyphase implementation of a third-order SINC filter (SINC3) with a decimation factor of 8. In order to make our solution more power efficient in comparison with the classical Polyphase filters, we use the counterclockwise commutator technique and, by applying a multiplexer interlaying strategy, we are able to implement a multiplier-free Polyphase structure. Moreover, by using properly defined control signals, our circuit takes advantage of dispatching input bit stream and navigating bits in the related sub-filters. High-level simulation results in MATLAB shows that our filter allows reaching a dynamic performance comparable to the ideal SINC3 filter and, the corresponding implementation in a Xilinx Spartan3 FPGA demonstrates the feasibility and hardware efficiency of our solution. The proposed new filter architecture can be readily applicable to any Sigma-Delta ADC with a single-bit output stream and it requires a reduced number of adders and registers when compared with state-of-the-art approaches.
机译:本文提出了一种新设计,用于多相实施的三阶真主过滤器(SIND 3 ),其抽取因子为8.为了使我们的解决方案更有效地与古典多相相比过滤器,我们使用逆时针换向器技术,并通过应用多路复用器嵌入式策略,我们能够实现一种无平面多相结构。此外,通过使用正确定义的控制信号,我们的电路利用了在相关子滤波器中调度输入比特流和导航位。 MATLAB的高电平仿真结果表明,我们的过滤器允许达到与理想SINC 3 过滤器相当的动态性能,并且Xilinx Spartan3 FPGA中的相应实现展示了我们解决方案的可行性和硬件效率。所提出的新滤波器架构可以容易地适用于具有单位输出流的任何Sigma-Delta ADC,并且在与最先进的方法相比时需要减少添加剂和寄存器数量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号