首页> 外文会议>Conference on VLSI circuits and systems >A 55 μW programmable gain amplifier with constant bandwidth for a direct conversion receiver
【24h】

A 55 μW programmable gain amplifier with constant bandwidth for a direct conversion receiver

机译:一个55μW可编程增益放大器,用于直接转换接收器的恒定带宽

获取原文

摘要

A fully differential programmable gain amplifier (PGA) with constant transfer characteristic and very low power consumption is proposed and implemented in a 130 nm CMOS technology. The PGA features a gain range of 4 dB to 55 dB with a step size of 6 dB and a constant bandwidth of 10-550 kHz. It employs two stages of variable amplification with an intermediate 2nd order low-pass channel filter. The first stage is a capacitive feedback OTA using current-reuse achieving a low input noise density of 16.7 nV/√Hz. This stage sets the overall high-pass cutoff frequency to approximately 10 kHz. For all gain settings the high-pass cutoff frequency variation is within ±5%. The low-pass channel filter is merged with a second amplifying stage forming a Sallen-Key structure. In order to maintain a constant transfer characteristic versus gain, the Sallen-Key feedback is taken from different taps of the load resistance. Using this new approach, the low-pass cutoff frequency stays between 440 kHz and 590 kHz for all gain settings (±14%). Finally, an offset cancelation loop reduces the output offset of the PGA to less than 5 mV (3σ). The PGA occupies an area of approximately 0.06 mm2 and achieves a post-layout power consumption of 55 μW from a 1V-supply. For the maximum gain setting the integrated input referred noise is 14.4 μVRMS while the total harmonic distortion is 0.7 % for a differential output amplitude of 0.5 V
机译:提出了一种具有恒定传递特性和非常低功耗的全微分可编程增益放大器(PGA),并以130nm CMOS技术实现。 PGA具有4 dB至55 dB的增益范围,步长为6dB,恒定带宽为10-550 kHz。它采用两个可变扩增阶段,其中2ND订单低通通道滤波器。第一级是电容反馈OTA,使用电流重用实现了低输入噪声密度为16.7nV /√Hz。该阶段将整体高通截止频率设置为大约10kHz。对于所有增益设置,高通截止频率变化在±5%范围内。低通信道滤波器与形成晶体关键结构的第二放大级合并。为了保持恒定的转移特性与增益,张开的反馈取自载荷电阻的不同抽头。使用这种新方法,低通截止频率停留在440 kHz和590 kHz之间,适用于所有增益设置(±14%)。最后,偏移抵消环路将PGA的输出偏移减少至小于5mV(3σ)。 PGA占地约0.06mm2,从1V供应达到55μW的后布局功耗。对于最大增益设置,集成输入参考噪声为14.4μVRMS,而差分输出幅度为0.5V的总谐波失真为0.7%

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号