【24h】

Design and modeling for chip-to-chip communication at 20 Gbps

机译:20 Gbps芯片到芯片通信的设计与建模

获取原文

摘要

This paper presents the design of serial chip-to-chip communication at 20 Gbps including modeling and correlation for PCBs (Printed Circuit Boards) with FR4 substrate materials. The entire channel under investigation includes two packages, a 21-layer ceramic and a 12-layer organic, and a 22-layer PCB. A probing station, microprobes and a VNA are used to measure the entire channel S-parameters and the measurement is correlated to the simulation up to 20 GHz. Extended study for the channel with low loss PCB substrate material is simulated. Time-domain eye comparisons for the FR4 channel, low loss channel, and the FR4 channel with equalization are given. A general design rule as well as new technologies for the high-speed channel design at 20 Gbps and beyond are discussed and given in the conclusion.
机译:本文介绍了20 Gbps的串行芯片与芯片通信的设计,包括具有FR4基板材料的PCB(印刷电路板)的建模和相关性。正在进行的整个通道包括两个包装,21层陶瓷和12层有机,以及22层PCB。探测站,微生物生物和VNA用于测量整个通道S参数,测量与高达20GHz的模拟相关。模拟了具有低损耗PCB基板材料的通道的扩展研究。给出了FR4通道,低损耗通道和具有均衡的FR4通道的时域眼睛比较。在结论中讨论了一般设计规则以及高速通道设计的新技术,并在结论中进行了讨论。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号