首页> 外文会议>International Workshop on Symbolic and Numerical Methods, Modeling and Applications to Circuit Design >Fast mixed-mode PLL simulation using behavioral baseband models of voltage-controlled oscillators and frequency dividers
【24h】

Fast mixed-mode PLL simulation using behavioral baseband models of voltage-controlled oscillators and frequency dividers

机译:快速混合模式PLL仿真,使用电压控制振荡器和分频器的行为基带模拟

获取原文
获取外文期刊封面目录资料

摘要

This article presents a new approach to fast mixed-mode simulation of phase-locked loops (PLLs) in time domain using Spice-like simulators and behavioral Verilog-A baseband (BB) models of voltage-controlled oscillators (VCO) and frequency dividers (FD). Other PLL blocks like phase-frequency detectors (PFD), charge pumps (CP), and loop filters (LP) can be transistor level and/or behavioral models. The use of both VCO and FD BB models in mixed-mode test bench allows fast PLL simulation and optimization of modern sophisticated PFD and CP blocks on transistor level with speedups of about 2–3 orders of magnitude.
机译:本文使用香料样的模拟器和行为Verilog-A基带(BB)和分频器的基带(BB)模型来提出一种新的锁相环(PLL)在时域中快速混合模式仿真的新方法,以及用于电压控制振荡器(VCO)和分频器的基带(BB)模型( FD)。其他PLL块类似相位频率检测器(PFD),电荷泵(CP)和环路滤波器(LP)可以是晶体管电平和/或行为模型。在混合模式测试台中使用VCO和FD BB模型允许快速PLL仿真和优化现代复杂的PFD和CP块的晶体管电平,其超速量为约2-3幅度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号