首页> 外文会议>International Workshop on Symbolic and Numerical Methods, Modeling and Applications to Circuit Design >A robustness-oriented design tool for the topology selection in analog synthesis
【24h】

A robustness-oriented design tool for the topology selection in analog synthesis

机译:一种稳健的方向设计工具,用于模拟合成中的拓扑选择

获取原文

摘要

In order to solve two major bottlenecks of the analog design flow: the time-to-market and the production yield, we introduce in this paper a design tool for measuring the robustness capability of the analog circuit topologies with the guarantee of fulfilling all the design specifications. With this measure, we can describe the feasible subspace by using the set inversion algorithm. A robustness estimation example of a differential pair of a miller CMOS OTA is shown to illustrate this method.
机译:为了解决模拟设计流程的两个主要瓶颈:上市时间和生产率,我们在本文中介绍了一种用于测量模拟电路拓扑的鲁棒性能力,以便实现所有设计的保证规格。通过这种措施,我们可以使用集合反转算法来描述可行的子空间。示出了差分对米尔CMOS OTA的稳健性估计例,以说明该方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号