首页> 外文会议>Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics >Pass-Parallel VLSI Architecture of BPC for Embedded Block Coder in JPEG2000
【24h】

Pass-Parallel VLSI Architecture of BPC for Embedded Block Coder in JPEG2000

机译:jpeg2000中嵌入式块编码器的BPC的通过并行VLSI体系结构

获取原文

摘要

the embedded block coding with optimized truncation (EBCOT) is a key algorithm in JPEG 2000 image compression international standard. Various applications, such as medical imaging, multispectral imaging such as remotely sensed imagery, satellite imagery, mobile multimedia communication, 3G cellular telephony, client-server networking, e-commerce, digital cinema, and others, require high speed, high performance EBCOT architecture. EBCOT encoder consist Tier-1 (block coder) and Tier-2 coding. The block coder is further partitioned into bit plane coder (BPC) and matrix quantizer (MQ) coder. The input to BPC is quantized DWT coefficients, which are stored in code block (CB) memory. BPC produces a context and decision (CXD) pair for each bit in the CB memory. The MQ coder processes these pairs and produces a compressed bit stream. Finally, as per the user's requirement, Tier-2 organizes .this bit stream and generates compressed data. Though efficient EBCOT architectures have been proposed, throughput is low. To solve this problem, we used concurrent context generation. Therefore, all samples encoded in a stripe-column concurrently. As a consequence, high throughput is attained. The entire design of BPC encoder is tested on Virtex-5 XC5VLX50-1ff676 Xilinx Field Programmable Gate Array (FPGA) platform using Verilog-HDL. This BPC architecture design can operate at 91.152MHz speed.
机译:使用优化截断(EBCOT)的嵌入式块编码是JPEG 2000图像压缩国际标准中的关键算法。各种应用,如医学成像,多光谱成像,如遥感图像,卫星图像,移动多媒体通信,3G蜂窝电话,客户服务器网络,电子商务,数字电影等,需要高速,高性能EBCOT架构。 EBCOT编码器包括Tier-1(块编码器)和Tier-2编码。块编码器进一步划分为位平面编码器(BPC)和矩阵量化器(MQ)编码器。对BPC的输入是量化的DWT系数,其存储在代码块(CB)存储器中。 BPC为CB存储器中的每个位生成一个上下文和决定(CXD)对。 MQ编码器处理这些对并生成压缩比特流。最后,根据用户的要求,Tier-2组织。这比特流并生成压缩数据。虽然已经提出了高效的EBCOT架构,但吞吐量很低。要解决此问题,我们使用并发上下文生成。因此,所有样本同时在条纹列中编码。因此,达到了高吞吐量。使用Verilog-HDL在Virtex-5 XC5VLX50-1FF676 Xilinx现场可编程门阵列(FPGA)平台上测试了BPC编码器的整个设计。该BPC架构设计可以以91.152MHz速度运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号