首页> 外文会议>International Symposium on Systems, Architectures, Modeling, and Simulation >High-Level Synthesis for the Design of FPGA-based Signal Processing Systems
【24h】

High-Level Synthesis for the Design of FPGA-based Signal Processing Systems

机译:基于FPGA的信号处理系统设计的高级合成

获取原文

摘要

High-level synthesis (HLS) currently seems to be an interesting process to reduce the design time substantially. HLS tools actually map algorithms to architectures. While such tools were developed targeting ASIC technologies, HLS currently draws wide interest for FPGA designers. However with most of HLS techniques, traditional resource sharing models are very inaccurate for FPGAs: for example, multiplexers can be very expensive with such technologies. Resource usage optimizations and dedicated resource binding have to be applied. In this paper a HLS process which takes care of data-width and combines scheduling and binding to carefully take into account interconnect cost is presented. Experimental results show that our approach achieves significant reduction for area (34%) and dynamic power (28%) compared to a traditional synthesis.
机译:高级合成(HLS)目前似乎是一个有趣的过程,可以大大减少设计时间。 HLS工具实际上将算法映射到架构。虽然这些工具是由瞄准ASIC技术开发的,但HLS目前对FPGA设计师提供了广泛的兴趣。然而,对于大多数HLS技术,FPGA的传统资源共享模型非常不准确:例如,多路复用器可以与此类技术非常昂贵。必须应用资源使用优化和专用资源绑定。在本文中,提出了一种HLS过程,其处理数据宽度并结合调度和绑定,以便仔细考虑互连成本。实验结果表明,与传统合成相比,我们的方法实现了面积(34%)和动态功率(28%)的显着降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号