首页> 外文会议>International Workshop on Chaos-Fractals Theories and Applications >Design and Implementation of Image Chaotic Communication via FPGA Embedded Ethernet Transmission
【24h】

Design and Implementation of Image Chaotic Communication via FPGA Embedded Ethernet Transmission

机译:通过FPGA嵌入式以太网传输的图像混沌通信的设计与实现

获取原文

摘要

In this paper, a novel approach for digital image chaotic communication via FPGA embedded Ethernet transmission is proposed. Based on Euler algorithm and variable ratio expansion transformation, by C language programming under the Linux operating system, the continuous time 8-scroll Chua system is converted to the discrete sequence used to encrypt and decrypt image on the FPGA-based platform. According to the principle of driving-response synchronization, a scheme for chaotic communication of a 512×512BMP static color image is implemented via embedded Ethernet transmission on the FPGA-based platform with XUP Virtex-II Pro chip. Moreover, the system design, software simulation and hardware implementation results are also given.
机译:本文提出了一种通过FPGA嵌入式以太网传输的数字图像混沌通信的新方法。基于Euler算法和可变比扩展转换,通过Linux操作系统下的C语言编程,连续时间8-滚动CHUA系统转换为用于加密和解密基于FPGA的平台上的离散序列。根据驾驶响应同步的原理,通过基于FPGA的平台上的嵌入式以太网传输实现了512×512BMP静态彩色图像的混沌通信方案,具有XUP Virtex-II Pro芯片。此外,还给出了系统设计,软件仿真和硬件实现结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号