首页> 外文会议>International Conference on Computer and Automation Engineering >VDPred: Predicting Voltage Droop for Power-Effient 3D Multi-core Processor Design
【24h】

VDPred: Predicting Voltage Droop for Power-Effient 3D Multi-core Processor Design

机译:VDPRED:预测功率效率3D多核处理器设计的电压下降

获取原文

摘要

Modern applications present rapid, time-varying demands to the power supply systems. Designing for worst-case voltage droop leads to inefficient operations. These inefficiencies are amplified in 3D multi-core processors. Minimizing this voltage variation is key to improving power efficiency. One widely accepted method is to apply droop compensation into the voltage regulators. However, as the design complexity rises, the response time of the droop compensation fails to keep pace with the speed of load current switching in the modern processors. In this paper, we propose VDPred, a droop prediction system integrated with a reactive control loop inside a typical on-chip buck regulator of the 3D processor. VDPred predicts and eliminates voltage droops that produce worst-case operating voltage margins. It constructs an offline learning model for power prediction based on the pipeline and cache microarchitectural events. When VDPred predicts a hazardous droop, the circuitry warms up the regulator and pulls up the supply voltage against a voltage loss before the droop happens. VDPred can deal with very fast droop events, on the order of nanoseconds, and thus the voltage guard-band and power consumption of the processor can be further reduced compared to existing state-of-the-art techniques. We evaluate VDPred in both single- and four-core configurations of a 3D processor with the cycle-accurate full-system simulator. Results show a significant reduction in voltage guard-band and up to 7% runtime power of the overall system.
机译:现代应用为电源系统提供了快速,时变的需求。设计最坏情况下的电压下降导致效率低下的操作。这些低效率在3D多核处理器中被放大。最小化该电压变化是提高功率效率的关键。一种广泛接受的方法是将DROOP补偿应用于电压调节器。然而,随着设计复杂性上升,下垂补偿的响应时间不能跟上现代处理器中负载电流切换的速度。在本文中,我们提出了一种VDPRED,一种DROOP预测系统,其集成在3D处理器的典型片式降压调节器内的反应控制回路。 VDPRED预测和消除了产生最坏情况工作电压边缘的电压摩擦。基于管道和高速缓存微架构,它构建了电力预测的离线学习模型。当VDPRED预测危险的下垂时,电路升温调节器并在下垂发生之前抵抗电源电压抵抗电压损失。 VDPRED可以处理非常快的下垂事件,在纳秒的顺序上,因此与现有的最先进技术相比,可以进一步减少处理器的电压保护带和​​功耗。通过循环准确的全系统模拟器,我们在3D处理器的单核和四核配置中评估VDPRED。结果显示电压保护带的显着减少,以及整个系统的运行时间高达7%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号