【24h】

A New Architecture for Coherent M-PSK Receivers

机译:一款Conervent M-PSK接收器的新架构

获取原文

摘要

In a series of papers in recent years new structures for coherent M-PSK (M-ary Phase Shift Keying) receivers were suggested. These include structures for carrier phase detectors for the carrier PLL (Phase Lock Loop), carrier PLL lock detectors, symbol timing error detectors, symbol synchronization PLL lock detectors, carrier and symbol PLL loop filters, and SNR (Signal to Noise Ratio) estimators. Taken together, it can be said that these structures define a new architecture for coherent M-PSK receivers. This architecture has several unique characteristics: (a) it is very suitable for compact implementation within an FPGA (Field Programmable Gate Array) or an ASIC (Application Specific Integrated Circuit); (b) it is resilient to AGC (Automatic Gain Control) imperfections; (c) it is particularly optimized for implementation using fixed-point binary arithmetic. In this paper we review the aforementioned structures and the interrelationships between them and discuss various optimizations and implementation details of the proposed receiver architecture. Because of the suitability of the proposed architecture with regards to fixed-point hardware implementations, it is particularly suitable for low-power operation and high data rates, both of which are very important attributes in contemporary communications systems. Results obtained through hardware implementation of the proposed architecture are presented and are compared to theoretical results. We also briefly discuss possible applications of the proposed structures to other related modulations, such as D-MPSK (Differential M-PSK), QAM (Quadrature Amplitude Modulation), OMPSK (Offset MPSK), MSK (Minimum Shift Keying), GMSK (Gaussian MSK), and other CPM modulations, as well as for hierarchical constellations and cognitive radio.
机译:在近年来近年来一系列论文中建议了相干M-PSK(M-ARY相移键控)接收器的新结构。这些包括用于载波PLL(锁相环)的载波相位检测器的结构,载波PLL锁定检测器,符号定时误差检测器,符号同步PLL锁定检测器,载波和符号PLL环路滤波器,以及SNR(信噪比)估计器。携带在一起,可以说这些结构定义了一个用于连贯的M-PSK接收器的新架构。该架构具有几种独特的特性:(a)它非常适合FPGA(现场可编程门阵列)或ASIC(应用特定集成电路)内的紧凑型实现; (b)AGC(自动增益控制)缺陷是有弹性的; (c)特别优化了使用定点二进制算法实现。在本文中,我们审查了上述结构和它们之间的相互关系,并讨论了所提出的接收者架构的各种优化和实施细节。由于所提出的架构关于固定点硬件实现的适用性,它特别适用于低功率操作和高数据速率,这两者都是当代通信系统中的非常重要的属性。通过拟议架构的硬件实现获得的结果,并与理论结果进行了比较。我们还简要讨论所提出的结构的可能应用,例如D-MPSK(差分M-PSK),QAM(正交幅度调制),OMPSK(偏移MPSK),MSK(最小移位键控),GMSK(高斯MSK)和其他CPM调制,以及分层星座和认知无线电。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号