首页> 外文会议>Quality of Electronic Design Quality of Electronic Design >Performance evaluation of wireless networks on chip architectures
【24h】

Performance evaluation of wireless networks on chip architectures

机译:芯片架构无线网络的性能评估

获取原文

摘要

The performance benefits of conventional Network-on-Chip (NoC) architectures are limited by the high latency and energy dissipation in long distance multihop communication between embedded cores. To alleviate these problems, wireless on-chip networks are envisioned. Using miniaturized on-chip antennas as an enabling technology, wireless NoCs (WiNoCs) can be designed. In this paper we elaborate on the design methodology and technology requirements for a WiNoC and evaluate its performance. It is demonstrated that a WiNoC outperforms its wireline counterpart in terms of network throughput and latency, and that energy dissipation improves by an order of magnitude.
机译:传统网络(NOC)架构的性能益处受嵌入式核之间的长距离多跳通信中的高延迟和能量耗散的限制。为了减轻这些问题,设想了无线片上网络。使用小型化的片上天线作为启用技术,可以设计无线NOCS(WinoCs)。在本文中,我们详细说明了WinoC的设计方法和技术要求,并评估其性能。据证明,在网络吞吐量和延迟方面,WinoC优于其有线对应物,并且能量耗散通过数量级提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号