首页> 外文会议>International Conference on Solid-State and Integrated-Circuit Technology >Non-Volatile Register based on hybrid Spintronics/CMOS technology
【24h】

Non-Volatile Register based on hybrid Spintronics/CMOS technology

机译:基于混合熔融媒体/ CMOS技术的非易失性寄存器

获取原文

摘要

In this paper, we present a non-volatile register based on hybrid Spintronics/CMOS technology, which can store securely and non-vocatively all the intermediate data in the logic circuits as FPGA and ASIC. The non-volatility of this register allows to power down the circuits keeping the data thereby reduce significantly the standby power and accelerate the chip re (boot) latency. Based on STMicroelectronics 90nm design kit and a complete MTJ Spice model for MRAM development, the delay propagation of this register is lower than 500ps. We propose also the solutions to overcome the high sensitivity issue for this non-volatile register.
机译:在本文中,我们介绍了一种基于混合速率的非易失性寄存器,其可以将逻辑电路中的安全性和非呼吸器的所有中间数据作为FPGA和ASIC存储。该寄存器的非波动率允许关闭保持数据的电路,从而显着降低备用电源并加速芯片RE(引导)延迟。基于STMicroelectronics 90nm设计套件和MRAM开发的完整MTJ Spice模型,该寄存器的延迟传播低于500ps。我们还提出了克服这种非易失性寄存器的高灵敏度问题的解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号