【24h】

A Practical DPA Countermeasure with BDDArchitecture

机译:具有BDD建筑的实用DPA对策

获取原文

摘要

We propose a logic-level DPA countermeasure called Dual-rail Pre-charge circuit with Binary Decision Diagram architecture (DP-BDD). The proposed countermeasure has a dual-rail pre-charge logic style and can be implemented using CMOS standard cell libraries, which is the similar property to Wave Dynamic Differential Logic (WDDL). By using novel approaches, we can successfully reduce the early propagation effect, which is one of the main factors of DPA leakage of WDDL. DP-BDD is suited to implementation of S-boxes. In our implementations of the AES S-box, DP-BDD can reduce the maximum difference of transition timing at outputs of S-box to about 1/6.5 compared to that of WDDL without delay adjustment. Moreover, by applying simple delay adjustment to the inputs of the S-box, we can reduce it to about 1/85 of that without the adjustment. We consider DP-BDD is a practical and effective DPA countermeasure for implementation of S-boxes.
机译:我们提出了一种称为双轨预充电电路的逻辑级DPA对策,具有二进制决策图架构(DP-BDD)。提出的对策具有双轨预充电逻辑风格,可以使用CMOS标准单元库来实现,这是对波动态差分逻辑(WDDL)的类似属性。通过使用新方法,我们可以成功降低早期的传播效果,这是WDDL DPA泄漏的主要因素之一。 DP-BDD适用于S箱的实施。在我们的AES S盒的实现中,DP-BDD可以减小S-Box输出的过渡时机的最大差,而无需延迟调整。此外,通过将简单的延迟调整应用于S盒的输入,我们可以将其降低到大约1/85的情况下,而无需调整。我们认为DP-BDD是用于实施S箱的实用且有效的DPA对策。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号