首页> 外文会议>IEEE International Conference on Portable Information Devices >Multi-radio support on asynchronous processor cores: A design methodology approach for cognitive radios
【24h】

Multi-radio support on asynchronous processor cores: A design methodology approach for cognitive radios

机译:异步处理器核心的多无线电支持:认知收音机的设计方法方法

获取原文

摘要

It has only been very recently that commercial asynchronous processors on FPGAs have started to take shape, and much of the design details of the architecture prototypes are not publicly available. Programming description languages and CAD tools for asynchronous design are still maturing, and there are different languages like CSP, Tangram, OCCAM, Verilog+, etc., which are difficult to port to different asynchronous target architectures. The on-going research on multi-radio realization on asynchronous microprocessors (that do not run an operating system) focuses on a custom-instruction based hybrid optimality structure involving a combination of STAPL (Single Track Handshake Asynchronous Pulse Logic) circuits and QDI (Quasi-Delay Insensitive) circuits design styles which are fundamentally different in implementation character. Compiling different description languages dynamically run-time on reconfigurable asynchronous targets where the target architectures might themselves morph based on the processed data (an embodiment of multimedia information systems for ultra-low power and battery conserving constrains), is currently difficult to realize in an optimal manner. This work-in-progress paper attempts to describe a design proposal that extends the Microsoft Phoenix compiler framework to include asynchronous instruction set targets and aims at extending the functionality of asynchronous processors to support mobile computing and development of future multimedia information systems.
机译:它唯一最近,FPGA上的商业异步处理器已经开始形成,并且架构原型的大部分设计细节都不公开。编程描述异步设计的语言和CAD工具仍然成熟,并且存在不同的语言,如CSP,Tangram,COMPAN,Verilog +等,这些语言难以进入不同的异步目标架构。对异步微处理器的多无线电实现的正在进行的研究(不运行操作系统)侧重于基于定义的混合最优性结构,涉及STAPL(单轨握手异步脉冲脉冲脉冲脉冲逻辑)电路和QDI的组合(准-delay不敏感)电路设计风格在实现角色中从根本上不同。编译不同的描述语言在可重新配置的异步目标上动态运行时,目标架构本身可以根据处理的数据变形(用于超低功率和电池节省限制的多媒体信息系统的实施例),目前难以在最佳状态下实现方式。此过程中的纸质尝试描述扩展Microsoft Phoenix编译器框架的设计提议,包括异步指令集目标,并旨在扩展异步处理器的功能,以支持未来多媒体信息系统的移动计算和开发。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号