首页> 外文会议>International Conference on Design and Test Integrated Systems >Simultaneous Delay optimization and Depth reduction in Logic trees with minimum resources
【24h】

Simultaneous Delay optimization and Depth reduction in Logic trees with minimum resources

机译:具有最小资源的逻辑树同时延迟优化和深度减少

获取原文

摘要

In this paper, we propose a logic synthesis technique that achieves delay optimization along with simultaneous depth reduction, apart from minimizing resources for a logic tree structure. Although it is a technology-independent scheme, it is guaranteed to enable better results overall, even after the technology-mapping phase, as evident from the results obtained due to the inherent nature of the heuristic. The practical results derived by targeting a SPARTAN III FPGA logic family (XC3S50-4PQ144) show that there is an explicit delay optimization by about 9.11%, reduction in logic depth by 26.63% and decrease in resource utilization by around 38.59%, on an average, in comparison with existing methods in literature.
机译:在本文中,我们提出了一种逻辑合成技术,其除了最小化逻辑树结构的资源之外,还可以实现延迟优化以及同时深度减少。虽然它是一种独立的技术方案,但即使在技术映射阶段之后,它保证整体效果更好,因为由于启发式的固有性质,从获得的结果中获得了明显。通过针对斯巴达III FPGA逻辑家庭(XC3S50-4PQ144)来源的实用结果表明,明确的延迟优化约为9.11%,逻辑深度降低约26.63%,并且资源利用率平均减少约38.59%与文献中现有方法相比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号