首页> 外文会议>Intermag Conference >FPGA-based LDPC Code Evaluation using an Advanced Magnetic Recording Channel Model
【24h】

FPGA-based LDPC Code Evaluation using an Advanced Magnetic Recording Channel Model

机译:基于FPGA的LDPC代码评估使用先进的磁记录通道模型

获取原文

摘要

Low density parity check (LDPC) codes have shown near-capacity performance in additive white Gaussian noise channels. In magnetic recording systems, the readback signals suffer from various impairments in addition to additive noise. In this paper, we describe an FPGA-based advanced magnetic recording channel simulator and an LDPC coding system. Major magnetic recording channel impairments (namely, inter-symbol interference, transition noise, electronic noise, and media nonlinearities) are included in this model. The LDPC coded system is evaluated down to bit error rate (BER) of 10{sup}(-11) and frame error rate (FER) of 10{sup}(-8).
机译:低密度奇偶校验检查(LDPC)代码在添加白色高斯噪声通道中显示了近容量性能。在磁记录系统中,除了添加剂噪声之外,返回信号还遭受各种损伤。在本文中,我们描述了一种基于FPGA的高级磁记录通道模拟器和LDPC编码系统。该模型中包括主要磁记录通道损伤(即符号间干扰,转换噪声,电子噪声和媒体非线性)。 LDPC编码系统被评估为10 {SUP}( - 11)的误码率(BER)和10 {SUP}( - 8)的帧错误率(FER)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号