首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >0RC2DSP: compiler infrastructure supports for VLIW DSP processors
【24h】

0RC2DSP: compiler infrastructure supports for VLIW DSP processors

机译:0RC2DSP:编译器基础架构支持VLIW DSP处理器

获取原文

摘要

In this paper, we describe our experiences in deploying ORC infrastructures for a novel 32-bit VLIW DSP processor (known as PAC core), which equips with new architectural features, such as distributed and 'ping-pong' register files. We also present methods in retargeting ORC compilers for PAC VLIW DSP processors. In addition, mechanisms arc proposed to incorporate register allocation policies in the compiler framework for distributed register files in PAC architectures. In the early design stage, several iterations of tuning are needed between architecture and software designs. Our work gives an early estimation of architecture performance so that refinements of architectures are possible with the software feedbacks.
机译:在本文中,我们描述了我们部署ORC基础架构的经验,用于新型32位VLIW DSP处理器(称为PAC核心),其配备了新的架构功能,例如分布式和“Ping-Pong”寄存器文件。我们还提供了用于PAC VLIW DSP处理器的重定处理ORC编译器中的方法。此外,机制弧建议在PAC架构中包含用于分布式寄存器文件的编译器框架中的寄存器分配策略。在早期设计阶段,架构和软件设计之间需要几次调整迭代。我们的工作提出了架构性能的早期估计,因此可以使用软件反馈来实现架构的改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号