首页> 外文会议>European Gallium Arsenide and Other Semiconductor Application Symposium >A 23-24 GHz low power frequency synthesizer in 0.25 /spl mu/m SiGe
【24h】

A 23-24 GHz low power frequency synthesizer in 0.25 /spl mu/m SiGe

机译:23-24 GHz低功耗频率合成器,0.25 / SPL MU / M SiGe

获取原文

摘要

This paper presents the design and the experimental measurements of a 24 GHz fully integrated fractional PLL, for ISM band, with a new low power prescaler. This circuit is implemented in a 0.25 /spl mu/m SiGe:C process from STMicroelectronics (BiCMOS7RF). The PLL power dissipation is 170 mW and fulfills a 23.7 to 24.9 GHz frequency locking range, while exhibiting a phase noise of -100 dBc/Hz at 100 KHz from the carrier. The simulated PLL unity-gain bandwidth is 36 MHz, with a phase margin of 54 /spl deg/. The PLL uses a new latch-based prescaler (SRO) which exhibits a power dissipation of 0.68 GHz/mW.
机译:本文介绍了24 GHz完全集成的分数PLL的设计和实验测量,用于ISM频段,具有新的低功耗预分频器。该电路以0.25 / SPL MU / M SiGe:C从STMicroelectronics(BICMOS7RF)实施。 PLL功耗为170 MW,满足23.7至24.9GHz频率锁定范围,同时从载体中显示出-100 kHz的-100dBc / Hz的相位噪声。模拟的PLL UNITITE-GAND带宽为36 MHz,相裕度为54 / SPL DEG /。 PLL采用新的基于闩锁的预分频器(SRO),其呈现0.68GHz / MW的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号