首页> 外文会议>IEEE Power Engineering Society General Meeting >A predictive phase locked loop applicable to utility and non-utility AC power systems
【24h】

A predictive phase locked loop applicable to utility and non-utility AC power systems

机译:一种适用于公用事业和非公用事业交流电源系统的预测锁相环

获取原文

摘要

A predictive phase locked loop (PPLL) suitable for applications in utility and non-utility power systems and power electronics is presented. The PPLL is frequency adaptive and can provide time variant information about the frequency and amplitude of the fundamental component of an input signal. The PPLL offers a high degree of immunity to wide-band noise, harmonics, inter-harmonics and impulse disturbances. Analytical methods for modeling the PPLL are developed to achieve high execution speed and low real-estate utilization. The mathematical properties of the analytical methods are presented. The PPLL is implemented on a field programmable gate array (FPGA). The locking range of the PPLL is from a fraction of Hz to a few kHz and from 3% to 100% of the nominal input amplitude. The worst case response time of the PPLL is 2 cycles of the input signal period for any realistic perturbation in frequency, amplitude, and/or phase angle. The proposed method is faster, more flexible and more robust than currently available methods.
机译:提出了一种适用于公用设施和非公用电力系统和电力电子产品应用的预测相位锁定环(PPLL)。 PPLL是频率自适应,并且可以提供关于输入信号的基本分量的频率和幅度的时间变型信息。 PPLL为宽带噪声,谐波,谐波间和脉冲干扰提供高度免疫力。开发了用于建模PPLL的分析方法,以实现高执行速度和低房地产利用率。提出了分析方法的数学特性。 PPLL在现场可编程门阵列(FPGA)上实现。 PPL1的锁定范围是从Hz到几kHz的一小部分和标称输入幅度的3%至100%。 PPLL的最坏情况响应时间是输入信号时段的2个周期,用于频率,幅度和/或相位角的任何真实的扰动。该方法比目前可用的方法更快,更灵活,更强大。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号