首页> 外文会议>New security paradigms workshop >A New Approach to Test Generation and Test Compaction for Scan Circuits
【24h】

A New Approach to Test Generation and Test Compaction for Scan Circuits

机译:一种新方法,用于测试扫描电路的生成和测试压缩

获取原文

摘要

We propose a new approach to test generation and test compaction for scan circuits that eliminates the distinction between scan operations and application of primary input vectors. Under this approach, the scan-in, scan-select and scan-out lines are treated as conventional primary inputs or primary outputs of the circuit. As a result, limited scan operations, where scan chains are shifted a number of times smaller than their lengths, are incorporated naturally into the test sequences generated by this approach. This leads to very aggressive compaction, resulting in test sequences with the lowest known test application times for benchmark circuits.
机译:我们提出了一种新方法来测试生成和测试压缩,用于扫描电路,消除扫描操作与主输入向量的应用之间的区别。在这种方法下,扫描,扫描选择和扫描线被视为电路的传统主输入或主要输出。结果,有限的扫描操作,其中扫描链移动的次数小于它们的长度的次数,自然地并入到通过这种方法产生的测试序列中。这导致非常激进的压实,导致测试序列,具有基准电路的最低已知测试应用时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号