首页> 外文会议>IEEE/ACM International Conference on Computer Aided Design >Optimal Memoryless Encoding for Low Power Off-Chip Data Buses
【24h】

Optimal Memoryless Encoding for Low Power Off-Chip Data Buses

机译:低功耗片外数据总线的最佳无记忆编码

获取原文

摘要

Off-chip buses account for a significant portion of the total system power consumed in embedded systems. Bus encoding schemes have been proposed to minimize power dissipation, but none has been demonstrated to be optimal with respect to any measure. In this paper, we give the first provably optimal and explicit (polynomial-time constructible) families of memoryless codes for minimizing bit transitions in off-chip buses. Our results imply that having access to a clock does not make a memoryless encoding scheme that minimizes bit transitions more powerful.
机译:片上总线占嵌入式系统中消耗的总系统功率的重要部分。已经提出了总线编码方案以最大限度地减少功耗,但没有已经证明对任何措施最佳的。在本文中,我们提供了用于最清晰的最佳和明确的(多项式时间结构)家庭的无核代码,以最大限度地减少在片外总线中的位转换。我们的结果意味着访问时钟不能进行无记忆的编码方案,最小化比特转换更强大。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号