首页> 外文会议>Automation and Test in Europe Conference and Exhibition >Qualification and integration of complex I/O in SoC design flows
【24h】

Qualification and integration of complex I/O in SoC design flows

机译:SoC设计流动中复杂I / O的资格与集成

获取原文

摘要

Low power, high speed, and reduced cost requirements force integration of specialized Intellectual Property (IP) like complex I/O blocks on a system on chip (SoC). Today designers have access to a variety of specialized IP blocks and cells for use in SoC design flows. Complex I/O appear in a myriad of standards such as USB 1.0/1.1/2.0, IEEE 1394 a/b (firewire), SSTL, HSTL, PCl-X, LVDS, and more. These new standards are driven by consumer's demand for bandwidth and capability, and the industry's desire to reuse proven design blocks in vastly different applications and domains. Integration of these specialized IP blocks introduces increased complexity to design flows. For example, digital designs must now consider the analog like properties of some complex I/O. This paper discusses the uniqueness of embedding complex I/O in a SoC. The features and properties that differentiate complex I/O from standard design practices will be described. Finally methodologies for characterizing and building accurate digital abstractions of I/O will be presented.
机译:低功耗,高速,降低成本要求强制集成在芯片(SOC)系统上的复杂I / O块中的特殊知识产权(IP)。今天设计人员可以访问各种专门的IP块和细胞,用于SOC设计流程。复杂I / O出现在无数标准中,如USB 1.0 / 1.1 / 2.0,IEEE 1394 A / B(FireWire),SSTL,HSTL,PCL-X,LVD等。这些新标准由消费者对带宽和能力的需求驱动,并且该行业希望在广泛不同的应用和域中重用经过验证的设计块。这些专业IP块的集成引入了对设计流程的复杂性增加。例如,数字设计现在必须考虑一些复杂I / O的模拟属性。本文讨论了在SOC中嵌入复杂I / O的唯一性。将描述区分复杂I / O的特性和属性,从标准设计实践中描述。最后提出了用于表征和构建准确数字抽象的方法,将呈现I / O的准确数字抽象。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号