首页> 外文会议>International Symposium on Neuro-Fuzzy Systems >The VLSI design of a digital fuzzification circuit for a 4 input CMOS fuzzy processor running at a rate of 320 ns
【24h】

The VLSI design of a digital fuzzification circuit for a 4 input CMOS fuzzy processor running at a rate of 320 ns

机译:用于4个输入CMOS模糊处理器的数字模糊化电路的VLSI设计以320 ns的速率运行

获取原文

摘要

The paper first summarizes the architecture of a VLSI fuzzy processor that can be fabricated in 0.7 /spl mu/m digital CMOS technology. This processor is able to process a four 7-bit input data set every 320 ns. This rate increases up to 100 ns if only two inputs are processed. The innovative feature of this design is the independence of the processing rate from the fuzzy system. The fuzzy chip architecture is pipelined and each step takes 20 ns. We describe in this paper the fuzzification process: in our solution the membership functions (MFs) have a triangular shape, therefore there is a memory where the related points necessary to define the shape are stored. In one pipeline step the MF shape is generated and in the following step the grade of truth /spl alpha/ is computed. In this paper we describe in details the circuit.
机译:本文首先总结了可在0.7 / SPL MU / M数字CMOS技术中制造的VLSI模糊处理器的架构。该处理器能够处理每320 ns的四个7位输入数据设置。如果仅处理两个输入,则此速率增加到100ns。这种设计的创新特征是从模糊系统的处理速率的独立性。模糊芯片架构是流水线的,每个步骤都需要20 ns。我们在本文中描述了模糊化过程:在我们的解决方案中,隶属函数(MFS)具有三角形,因此存在存储定义形状所需的相关点。在一个管道步骤中,生成MF形状,并且在以下步骤中,计算真理/ SPL alpha /的等级。在本文中,我们描述了细节电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号