【24h】

A single chip architecture for multiprocessor DSP

机译:用于多处理器DSP的单芯片架构

获取原文

摘要

This paper describes a single chip multiprocessor for sparse matrix multiplications that efficiently exploits parallelism. The device uses cache RAM to minimise the memory bandwidth required. Access to the cache RAM is restricted to the external system so that the processors cannot cause inconsistencies in the data held in the caches. The processors are connected to the cache RAMs directly. Many multiprocessors use a cross bar switch to connect the processors and the cache RAM, but this has been shown to be inefficient and unnecessary. Mapping algorithms onto the system has been demonstrated using the wavelet transform.
机译:本文介绍了一种用于稀疏矩阵乘法的单个芯片多处理器,其有效地利用并行性。该设备使用缓存RAM来最小化所需的内存带宽。访问缓存RAM的访问受到外部系统,以便处理器不能导致缓存中保存的数据中的不一致性。处理器直接连接到高速缓存RAM。许多多处理器使用横杆开关连接处理器和高速缓存RAM,但这已被显示为效率低,不必要。使用小波变换来证明系统上的映射算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号