首页> 外文会议>IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems >Application of yield models for semiconductor yield improvement
【24h】

Application of yield models for semiconductor yield improvement

机译:生产率模型在半导体产量改进中的应用

获取原文

摘要

Yield models may be applied to increase the yield learning rate in semiconductor manufacture. Detailed equipment models can be used to predict the defect-limited yield from estimates of particles added per wafer pass. These general yield models may be refined to reflect specific processes, equipment, and design rules in more accurate critical area estimates. After validation, refined models can be applied to direct particle reduction and yield improvement efforts amid conflicting priorities. Yield improvements have been demonstrated by applying defect-limited yield models in a production manufacturing facility.
机译:可以应用产量模型来提高半导体制造中的产量学习率。详细的设备模型可用于预测每个晶片通过添加的颗粒估计的缺陷限制产量。这些一般产量模型可以精制以反映更准确的临界区域估算中的特定过程,设备和设计规则。在验证后,可以应用精细模型,以直接粒子减少,并在相互冲突的优先事项中产生提高努力。通过在生产制造设施中应用缺陷限制的产量模型来证明产量改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号