首页> 外文会议>International Conference on Sensor Technologies and Applications >A Survey on System-Level Techniques for Power Reduction in Field Programmable Gate Array (FPGA)-Based Devices
【24h】

A Survey on System-Level Techniques for Power Reduction in Field Programmable Gate Array (FPGA)-Based Devices

机译:基于现场可编程门阵列(FPGA)的电力降低系统级技术调查

获取原文

摘要

With growth demands to untethered embedded systems, e.g. sensor nodes, in the flexibility, performance, product longevity, areas, and decreasing time-to-market (TTM), programmable logic devices may allow covering lack of suitable processing units. Decrease in the feature transistor sizes allows producing smaller programmable devices and providing more computational power. However, such shrinking of feature sizes introduces higher power lost (static power). Moreover, programmable devices are clocked with higher frequencies due to the performance demands increase that introduces additional power consumption. Therefore, there is a need for techniques that allow for substantial power reduction and being achievable on the higher levels of the designing process. In this paper, we address means of the dynamic power consumption reduction on the system-level. This is envisaged that proposed techniques may allow achieving substantial power consumption savings with negligible hardware overheads while maintaining the energy per operation.
机译:随着增长的需求对未阻止的嵌入式系统,例如,传感器节点,在灵活性,性能,产品寿命,区域和降低上市时间(TTM),可编程逻辑器件可以允许覆盖缺乏合适的处理单元。特征晶体管尺寸的减小允许产生更小的可编程设备并提供更多的计算能力。然而,这种特征尺寸的缩小引入了更高的功率丢失(静态功率)。此外,由于介绍了额外功耗的增加,可编程器件具有较高频率。因此,需要一种技术,其允许在设计过程的更高水平上实现大量功率降低和可实现的。在本文中,我们解决了系统级动态功耗的方法。这被设想,所提出的技术可以允许在保持每个操作的能量的同时实现具有可忽略的硬件开销的大量功耗节省。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号